[1]
“Area And Power Efficient VLSI Architecture Of Approximate Multiplier Using Majority Logic ”, IJESR, vol. 15, no. 1s, pp. 594–603, Jan. 2025, Accessed: Aug. 03, 2025. [Online]. Available: https://www.ijesr.org/index.php/ijesr/article/view/694